# Modern Computer Architecture Fundamental concepts 2



#### RISC and CISC Architectures



- CPU architecture is classified into RISC and CISC
  - Reduced Instruction Set Computing (RISC)
  - Complex Instruction Set Computing (CISC)



- CPU architecture is classified into RISC and CISC
  - Reduced Instruction Set Computing (RISC)
  - Complex Instruction Set Computing (CISC)
- Characteristics of CISC
  - Minimises the number of instructions per program. An entire program consists of few instructions and occupies less space in memory. Memory cost is reduced.
  - One CISC instruction performs many low level operations.
  - Instruction set has few operations
- Example of a CISC processors
  - Intel 80486: has 235 operations



Intel 80486

- CPU architecture is classified into RISC and CISC
  - Reduced Instruction Set Computing (RISC)
  - Complex Instruction Set Computing (CISC)
- Characteristics of RISC
  - Minimises the number of cycles for each operation or the time it takes each operation to complete
  - One RISC instruction, typically perform one low level operation
  - Instruction set has many operations
  - A program uses more memory space



- CPU architecture is classified into RISC and CISC
  - Reduced Instruction Set Computing (RISC)
  - Complex Instruction Set Computing (CISC)
- Characteristics of RISC
  - Minimises the number of cycles for each operation or the time it takes each operation to complete
  - One RISC instruction, typically perform one low level operation
  - Instruction set has many operations
  - A program uses more memory space
- Example of a RISC processors
  - Advanced RISC Machines (ARM)
  - Million Instructions Per Second (MIPS)
  - Intel Itanium
  - Scalable Processor ARChitecture (SPARC)



## Modern Computer Architecture RISC vs CISC: applications

- Where are CISC architectures used?
  - In systems where many floating-point Digital Signal Processing (DSP) operations need to be computed in real-time
  - Application areas: Radar, Communications, as well as Personal Computers so that software used in older PCs would continue to function.
- Where are RISC architectures used?
  - In embedded systems that consume low power. The processor can typically be put into a 'sleep mode' or a low power mode to reduce power consumption
  - Widely used in smartphones, tablets and gaming consoles, such as the Nintendo Wii, Microsoft Xbox 360, Sony Playstation 3, Nintendo DS



- Characteristics of RISC CPUs
  - The operands of the ALU can either be CPU registers or immediate values
  - The destination is a CPU register



- What if operations need to be performed on values in memory?
  - Example: increment the value 0x00000001 in address 0xFFFFFF8



- What if operations need to be performed on values in memory?
  - Example: increment the value 0x00000001 in address 0xFFFFFF8
  - First, the contents of address 0xFFFFFF8 should be transferred to a CPU register using a LoaD Register (LDR) operation

    MOV r0, #FFFFFF8

Memory **CPU** 0xFFFFFFC select 0x00000001 0xFFFFFF8 ALU CPU registers #Imm -0xFFFFFF8 r() operand2 system bus 0x0000001 r1 operand1 destination 0x00000008 0x0000004 Control r15 Unit 0x0000000 32-bits 32-bit address

LDR r1, [r0]

- What if operations need to be performed on values in memory?
  - Example: increment the value 0x00000001 in address 0xFFFFFF8
  - First, the contents of address 0xFFFFFF8 should be transferred to a CPU register using a LoaD Register (LDR) operation
     MOV r0, #FFFFFF8
  - Then, the value of r1 should be incremented



LDR r1, [r0]

ADD r1, r1, #1

- What if operations need to be performed on values in memory?
  - Example: increment the value 0x00000001 in address 0xFFFFFF8
  - First, the contents of address 0xFFFFFF8 should be transferred to a CPU register using a LoaD Register (LDR) operation
     MOV r0. #FFFFFF8
  - Then, the value of r1 should be incremented
  - Lastly, the computed value is transferred to memory using a STore Register (STR) operation



LDR r1, [r0]

STR r1, [r0]

ADD r1, r1, #1

- Fort this reason, RISC is referred to as a 'load-store' architecture
  - Data from memory must be loaded into the CPU registers in order for the ALU to operate on them

MOV r0, #FFFFFF8 LDR r1, [r0] ADD r1, r1, #1 STR r1, [r0]



#### How are instructions processed?



- A CPU implements a single machine instruction using three steps:
  - 1) Fetch:
  - 2) Decode:
  - 3) Execute:



- A CPU implements a single machine instruction using three steps:
  - 1) Fetch: a machine instruction is fetched from Memory. CPU register r15, called the Program Counter (PC), contains the address of the instruction to be fetched.
  - 2) Decode:
  - 3) Execute:



- A CPU implements a single machine instruction using three steps:
  - 1) Fetch: a machine instruction is fetched from Memory. CPU register r15, called the Program Counter (PC), contains the address of the instruction to be fetched. Thereafter, the PC is increased by four. The PC now contains the address of the next instruction to be fetched
  - 2) Decode:
  - 3) Execute:



- A CPU implements a single machine instruction using three steps:
  - 1) Fetch: a machine instruction is fetched from Memory. CPU register r15, called the Program Counter (PC), contains the address of the instruction to be fetched. Thereafter, the PC is increased by four. The PC now contains the address of the next instruction to be fetched
  - 2) Decode: the machine instruction is broken down by the control unit to understand what operation needs to be done and the operands.
  - 3) Execute:



- A CPU implements a single machine instruction using three steps:
  - 1) Fetch: a machine instruction is fetched from Memory. CPU register r15, called the Program Counter (PC), contains the address of the instruction to be fetched. Thereafter, the PC is increased by four. The PC now contains the address of the next instruction to be fetched
  - 2) Decode: the machine instruction is broken down by the control unit to understand what operation needs to be done and the operands.
  - 3) Execute: the instruction is executed by the ALU



- A CPU implements a single machine instruction using three steps:
  - 1) Fetch: a machine instruction is fetched from Memory. CPU register r15, called the Program Counter (PC), contains the address of the instruction to be fetched. Thereafter, the PC is increased by four. The PC now contains the address of the next instruction to be fetched
  - 2) Decode: the machine instruction is broken down by the control unit to understand what operation needs to be done and the operands.
  - Execute: the instruction is executed by the ALU

Thereafter, the next instruction is fetched, decoded, executed. In this way, many instructions of a program are processed.



- A CPU implements a single machine instruction using three steps:
  - 1) Fetch: a machine instruction is fetched from Memory. CPU register r15, called the Program Counter (PC), contains the address of the instruction to be fetched. Thereafter, the PC is increased by four. The PC now contains the address of the next instruction to be fetched
  - 2) Decode: the machine instruction is broken down by the control unit to understand what operation needs to be done and the operands.
  - Execute: the instruction is executed by the ALU

Thereafter, the next instruction is fetched, decoded, executed. In this way, many instructions of a program are processed.



## Modern Computer Architecture Speeding up execution of a program

- A CPU uses three steps or time cycles to process a single instruction
  - Instruction 1 uses cycles t<sub>0</sub> t<sub>2</sub> to process
  - Instruction 2 uses cycles t<sub>3</sub> t<sub>5</sub> to process





## Modern Computer Architecture Speeding up execution of a program

- A CPU uses three steps or time cycles to process a single instruction
  - Instruction 1 uses cycles t<sub>0</sub> t<sub>2</sub> to process
  - Instruction 2 uses cycles t<sub>3</sub> t<sub>5</sub> to process



- Since each step can be performed independently, modern CPUs use pipelining to speed up execution of a program
  - Cycle t<sub>0</sub>: fetch instruction 1
  - Cycle t₁: decode instruction 1 and fetch instruction 2
  - Cycle t<sub>2</sub>: execute instruction 1, decode instruction 2 and fetch instruction 3



# Computer architecture elements of the Raspberry Pi 3





- The Rpi 3 has a System on Chip (SoC): Broadcom BCM2837
  - 4 x ARM Cortex A53, each running at 1.2 GHz





- The Rpi 3 has a System on Chip (SoC): Broadcom BCM2837
  - 4 x ARM Cortex A53, each running at 1.2 GHz









- The Rpi 3 has a System on Chip (SoC): Broadcom BCM2837
  - 4 x ARM Cortex A53, each running at 1.2 GHz
- What computer architecture is used in each ARM Cortex A53?

- The Rpi 3 has a System on Chip (SoC): Broadcom BCM2837
  - 4 x ARM Cortex A53, each running at 1.2 GHz
- What computer architecture is used in each ARM Cortex A53?
  - Memory and Code cache are used to access information quicker than Memory. The CPU first searches for instructions & data in the cache, before searching in Memory. It is quicker to read information from cache than Memory!



- The Rpi 3 has a System on Chip (SoC): Broadcom BCM2837
  - 4 x ARM Cortex A53, each running at 1.2 GHz
- What computer architecture is used in each ARM Cortex A53?
  - Memory and Code cache are used to access information quicker than Memory
  - On the large scale, the architecture is 'von Neumann'



- The Rpi 3 has a System on Chip (SoC): Broadcom BCM2837
  - 4 x ARM Cortex A53, each running at 1.2 GHz
- What computer architecture is used in each ARM Cortex A53?
  - Memory and Code cache are used to access information quicker than Memory
  - On the large scale, the architecture is 'von Neumann'
  - On a small scale, the architecture is 'Harvard'



- The Rpi 3 has a System on Chip (SoC): Broadcom BCM2837
  - 4 x ARM Cortex A53, each running at 1.2 GHz
- What computer architecture is used in each ARM Cortex A53?
  - Memory and Code cache are used to access information quicker than Memory
  - On the large scale, the architecture is 'von Neumann'
  - On a small scale, the architecture is 'Harvard'
  - Architecture referred as 'modified Harvard'

